Preprint
Article

This version is not peer-reviewed.

A 2nd Order True-VCO ADC Employing a Digital pseudo-DCO Suitable for Sensor Arrays

A peer-reviewed article of this preprint also exists.

Submitted:

29 October 2024

Posted:

31 October 2024

You are already at the latest version

Abstract
This paper explores the implementation of a VCO-based ADC, achieving an ENOB of 12 bits with 1MHz of sampling rate in the audio bandwidth. The solution exploits the scalability and PVT invariance of a novel digital-to-frequency converter, to reduce the size and consumed power. The architecture has been validated in a 130-nm CMOS technology node, displaying a power consumption of 105.57 μW, and a silicon footprint of 0.034 mm2, in a pseudo differential configuration. Performance can be dynamically adjusted to trade off power consumption by resolution without changing the sampling rate. In addition, the proposed architecture benefits from multiple instantiations in the same SoC, making it particularly suitable for sensor array applications, such as biomedical sensors and spatial audio arrays.
Keywords: 
;  ;  
Copyright: This open access article is published under a Creative Commons CC BY 4.0 license, which permit the free download, distribution, and reuse, provided that the author and preprint are cited in any reuse.
Prerpints.org logo

Preprints.org is a free preprint server supported by MDPI in Basel, Switzerland.

Subscribe

Disclaimer

Terms of Use

Privacy Policy

Privacy Settings

© 2025 MDPI (Basel, Switzerland) unless otherwise stated